CONDENSED MATTER: ELECTRONIC STRUCTURE, ELECTRICAL, MAGNETIC, AND OPTICAL PROPERTIES |
Prev
Next
|
|
|
Key technologies for dual high-k and dual metal gate integration |
Yong-Liang Li(李永亮), Qiu-Xia Xu(徐秋霞), Wen-Wu Wang(王文武) |
Integrated Circuit Advanced Process Center, Institute of Microelectronics, Chinese Academy of Science, Beijing 100029, China |
|
|
Abstract The key technologies for the dual high-k and dual metal gate, such as the electrical optimization of metal insert poly-Si stack structure, the separating of high-k and metal gate of n/pMOS in different regions of the wafer, and the synchronous etching of n/pMOS gate stack, are successfully developed. First, reasonable flat-band voltage and equivalent oxide thickness of pMOS MIPS structure are obtained by further optimizing the HfSiAlON dielectric through incorporating more Al-O dipole at interface between HfSiAlON and bottom SiOx. Then, the separating of high-k and metal gate for n/pMOS is achieved by SC1 (NH4OH:H2O2:H2O=1:1:5) and DHF-based solution for the selective removing of nMOS TaN and HfSiON and by BCl3-based plasma and DHF-based solution for the selective removing of pMOS TaN/Mo and HfSiAlON. After that, the synchronous etching of n/pMOS gate stack is developed by utilizing optimized BCl3/SF6/O2/Ar plasma to obtain a vertical profile for TaN and TaN/Mo and by utilizing BCl3/Ar plasma combined with DHF-based solution to achieve high selectivity to Si substrate. Finally, good electrical characteristics of CMOS devices, obtained by utilizing these new developed technologies, further confirm that they are practicable technologies for DHDMG integration.
|
Received: 04 June 2018
Revised: 03 July 2018
Accepted manuscript online:
|
PACS:
|
73.40.Qv
|
(Metal-insulator-semiconductor structures (including semiconductor-to-insulator))
|
|
73.50.Mx
|
(High-frequency effects; plasma effects)
|
|
73.90.+f
|
(Other topics in electronic structure and electrical properties of surfaces, interfaces, thin films, and low-dimensional structures)
|
|
Fund: Project supported by the National High Technology Research and Development Program of China (Grant No. 2015AA010601). |
Corresponding Authors:
Yong-Liang Li
E-mail: liyongliang@ime.ac.cn
|
Cite this article:
Yong-Liang Li(李永亮), Qiu-Xia Xu(徐秋霞), Wen-Wu Wang(王文武) Key technologies for dual high-k and dual metal gate integration 2018 Chin. Phys. B 27 097306
|
[1] |
Fu C H, Liao C K S, Lu H Y, Li C C and Wang T K 2010 Solid-State Electronics 54 368
|
[2] |
Niwa M 2014 Solid-State and Integrated Circuit Technology (ICSICT), October 28-31, 2014, Guilin, China, p. 1
|
[3] |
Xu Q X, Xu G B, Zhou H J, Zhu H L, Liang Q Q, Liu J B, Li J F, Xiang J J, Xu M, Zhong J, Xu W J, Zhao C, Chen D P and Ye T C 2015 IEEE Transactions on Electron Devices 62 4199
|
[4] |
Harris H R, Alshareef H, Wen H C, Krishnan S, Choi K, Luan H, Heh D, Park C S, Park H B, Hussain M, Ju B S, Kirsch P D, Song S C, Majhi P, Lee B B and Jammy R 2006 International Electron Devices Meeting, December 11-13, 2006, San Francisco, CA, USA, p. 1
|
[5] |
Kita K and Toriumi A 2008 IEEE International Electron Devices Meeting, December 15-17, 2008, 15-17 Dec. 2008 San Francisco, CA, USA, p. 1
|
[6] |
Zhao Y, Kita K, Kyuno K and Toriumi A 2009 J. Appl. Phys. 105 034103
|
[7] |
Zhao Y, Kita K, Kyuno K and Toriumi A 2009 Appl. Phys. Lett. 94 042901
|
[8] |
Yamamoto Y, Kita K, Kyuno K and Toriumi A 2007 Jpn. J. Appl. Phys. 46 7251
|
[9] |
Ni C N, Fu X, Yoshida N, Chan O, Jin M, Chen H, Hung S, Jakkaraju R, Kesapragada S, Lazik C, Hung R, Gandikota S, Chang C P and Brand A 2012 International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA), April 23-25, 2012, Hsinchu, Taiwan, China, p. 1
|
[10] |
Sivasubramani P, Boscke T S, Huang J, Young C D, Kirsch P D, Krishnan S A, Quevedo-Lopez M A, Govindarajan S, Ju B S, Harris H R, Lichtenwalner D J, Jur J S, Kingon A I, Kim J, Gnade B E, Wallace R M, Bersuker G, Lee B H and Jammy R 2007 IEEE Symposium on VLSI Technology, June 12-14, 2007, Kyoto, Japan, p. 68
|
[11] |
Song S, Zhang Z, Hussain M, Huffman C, Barnett J, Bae S, Li H, Majhi P, Park C, Ju B, Park H, Kang C, Choi R, Zeitzoff P, Tseng H, Lee B and Jammy R 2006 Symposium on VLSI Technology, June 13-15, 2006, Honolulu, HI, USA, p. 13
|
[12] |
Xu G B, Xu Q X, Yin H X, Zhou H J, Yang T, Niu J B, Yu J H, Li J F and Zhao C 2013 Chin. Phys. B 22 117309
|
[13] |
Xu G B, Xu Q X, Yin H X, Zhou H J, Yang T, Niu J B, He X B, Meng L K, Yu J H, Li J F, Yan J, Zhao C and Chen D P 2013 Chin. Phys. Lett. 30 087303
|
[14] |
Hsu P, Hou Y, Yen F, Chang V, Lim P, Hung C, Yao L, Jiang J, Lin H, Chiou J, Yin K, Lee J, Hwang R, Jin Y, Chang S, Tao H, Chen S, Liang M and Ma T 2006 Symposium on VLSI Technology, June 13-15, 2006, Honolulu, HI, USA, p. 11
|
[15] |
Gouil A L, Joubert O, Cunge G, Chevolleau T, Vallier L, Chenevier B and Matko I 2007 J. Vac. Sci. Technol. B 25 767
|
[16] |
Li Y L and Xu Q X 2010 Journal of Semiconductors 31 116001
|
[17] |
Li Y L and Xu Q X 2010 Journal of Semiconductors 31 036001
|
[18] |
Li Y L and Xu Q X 2011 Microelectronic Engineering 88 976
|
No Suggested Reading articles found! |
|
|
Viewed |
|
|
|
Full text
|
|
|
|
|
Abstract
|
|
|
|
|
Cited |
|
|
|
|
Altmetric
|
blogs
Facebook pages
Wikipedia page
Google+ users
|
Online attention
Altmetric calculates a score based on the online attention an article receives. Each coloured thread in the circle represents a different type of online attention. The number in the centre is the Altmetric score. Social media and mainstream news media are the main sources that calculate the score. Reference managers such as Mendeley are also tracked but do not contribute to the score. Older articles often score higher because they have had more time to get noticed. To account for this, Altmetric has included the context data for other articles of a similar age.
View more on Altmetrics
|
|
|