Please wait a minute...
Chin. Phys. B, 2010, Vol. 19(11): 110202    DOI: 10.1088/1674-1056/19/11/110202
GENERAL Prev   Next  

Statistical Elmore delay of RC interconnect tree

Dong Gang(董刚), Yang Yang(杨杨), Chai Chang-Chun(柴常春), and Yang Yin-Tang(杨银堂)
Microelectronics Institute, Xidian University, Xi'an 710071, China
Abstract  As feature size keeps scaling down, process variations can dramatically reduce the accuracy in the estimation of interconnect performance. This paper proposes a statistical Elmore delay model for RC interconnect tree in the presence of process variations. The suggested method translates the process variations into parasitic parameter extraction and statistical Elmore delay evaluation. Analytical expressions of mean and standard deviation of interconnect delay can be obtained in a given fluctuation range of interconnect geometric parameters. Experimental results demonstrate that the approach matches well with Monte Carlo simulations. The errors of proposed mean and standard deviation are less than 1% and 7%, respectively. Simulations prove that our model is efficient and accurate.
Keywords:  statistical delay      parasitic extraction      RC interconnect      process variations  
Received:  09 December 2009      Revised:  27 April 2010      Accepted manuscript online: 
PACS:  02.40.-k (Geometry, differential geometry, and topology)  
  02.50.Ng (Distribution theory and Monte Carlo studies)  
  05.40.-a (Fluctuation phenomena, random processes, noise, and Brownian motion)  
  84.30.Bv (Circuit theory)  
Fund: Project supported by the National Natural Science Foundation of China (Grant No. 60606006), the National Science Fund for Distinguished Young Scholars of China (Grant No. 60725415), and the Basic Science Research Fund in Xidian University, China.

Cite this article: 

Dong Gang(董刚), Yang Yang(杨杨), Chai Chang-Chun(柴常春), and Yang Yin-Tang(杨银堂) Statistical Elmore delay of RC interconnect tree 2010 Chin. Phys. B 19 110202

[1] Ye X J, Liu F and Li P 2007 IEEE Trans. VLSI bf15 913
[2] Mutlu A, Le J Y, Molina R and Celik M 2009 Proc. ACM/IEEE DAC (San Francisco, USA) p126
[3] Li X, Wang J M and Tang W Q 2009 Acta Phys. Sin. bf58 3603 (in Chinese)
[4] Lin Y, He L and Hutton M 2008 IEEE Trans. VLSI bf16 124
[5] Wang J P and Hao Y 2009 Acta Phys. Sin. bf58 4267 (in Chinese)
[6] Zhu Z M, Qian L B and Yang Y T 2009 Chin. Phys. B bf18 1188
[7] Zhu Z M, Hao B T, Li R and Yang Y T 2010 Acta Phys. Sin. bf59 1997 (in Chinese)
[8] International Semiconductor Industry Association 2005 International Technology Roadmap for Semiconductors
[9] Hspice Reference Manual 2007 Synopsys Corp.
[10] Jaffari J and Anis M 2008 IEEE Trans. CAD bf27 1027
[11] Cheng L R, Xiong J J and He L 2009 IEEE Trans. CAD bf28 130
[12] Borkar S, Kamik T, Narendra S, Tschanz J, Keshavarzi A and De V 2003 Proc. ACM/IEEE DAC (Anaheim USA) p338
[13] Qu H, Kong L, Xu Y S, Xu X Y and Ren Z X 2008 IEEE Trans. Magnetics bf44 1386
[14] Delorme N, Belleville M and Chilo J 1996 Electron. Lett. bf32 996
[15] Agarwal K, Agarwal M, Sylvester D and Blaauw D 2006 IEEE Trans. CAD bf25 1273
[16] Elmore W C 1948 J. Appl. Phys. bf19 55
[17] Ismail Y I, Friedman E G and Neves J L 2000 IEEE Trans. CAD bf19 83
[18] Abou-Seido A I, Nowak B and Chu C 2004 IEEE Trans. VLSI bf12 691
[1] A statistical RCL interconnect delay model taking account of process variations
Zhu Zhang-Ming(朱樟明), Wan Da-Jing(万达经), Yang Yin-Tang(杨银堂), and En Yun-Fei(恩云飞). Chin. Phys. B, 2011, 20(1): 018401.
No Suggested Reading articles found!