%A Qi Li(李琦), Hai-Ou Li(李海鸥), Ping-Jiang Huang(黄平奖), Gong-Li Xiao(肖功利), Nian-Jiong Yang(杨年炯) %T Improving breakdown voltage performance of SOI power device with folded drift region %0 Journal Article %D 2016 %J Chin. Phys. B %R 10.1088/1674-1056/25/7/077201 %P 77201-077201 %V 25 %N 7 %U {https://cpb.iphy.ac.cn/CN/abstract/article_118758.shtml} %8 2016-07-05 %X A novel silicon-on-insulator (SOI) high breakdown voltage (BV) power device with interlaced dielectric trenches (IDT) and N/P pillars is proposed. In the studied structure, the drift region is folded by IDT embedded in the active layer, which results in an increase of length of ionization integral remarkably. The crowding phenomenon of electric field in the corner of IDT is relieved by the N/P pillars. Both traits improve two key factors of BV, the ionization integral length and electric field magnitude, and thus BV is significantly enhanced. The electric field in the dielectric layer is enhanced and a major portion of bias is borne by the oxide layer due to the accumulation of inverse charges (holes) at the corner of IDT. The average value of the lateral electric field of the proposed device reaches 60 V/μm with a 10 μm drift length, which increases by 200% in comparison to the conventional SOI LDMOS, resulting in a breakdown voltage of 607 V.