Please wait a minute...
Chin. Phys. B, 2013, Vol. 22(6): 067306    DOI: 10.1088/1674-1056/22/6/067306
CONDENSED MATTER: ELECTRONIC STRUCTURE, ELECTRICAL, MAGNETIC, AND OPTICAL PROPERTIES Prev   Next  

A low on-resistance buried current path SOI p-channel LDMOS compatible with n-channel LDMOS

Zhou Kun (周坤), Luo Xiao-Rong (罗小蓉), Fan Yuan-Hang (范远航), Luo Yin-Chun (罗尹春), Hu Xia-Rong (胡夏融), Zhang Bo (张波)
State Key Laboratory of Electronic Thin Films and Integrated Devices, University of Electronic Science and Technology of China, Chengdu 610054, China
Abstract  A novel low specific on-resistance (Ron,sp) silicon-on-insulator (SOI) p-channel lateral double-diffused metal-oxide semiconductor (pLDMOS) compatible with high voltage (HV) n-channel LDMOS (nLDMOS) is proposed. The pLDMOS is built in the N-type SOI layer with a buried P-type layer acting as a current conduction path in the on-state (BP SOI pLDMOS). Its superior compatibility with the HV nLDMOS and low voltage (LV) complementary metal-oxide semiconductor (CMOS) circuitry which are formed on the N-SOI layer can be obtained. In the off-state the P-buried layer built in the N-SOI layer causes multiple depletion and electric field reshaping, leading to an enhanced (reduced surface field) (RESURF) effect. The proposed BP SOI pLDMOS achieves not only an improved breakdown voltage (BV) but also a significantly reduced Ron,sp. The BV of the BP SOI pLDMOS increases to 319 V from 215 V of the conventional SOI pLDMOS at the same half cell pitch of 25 μ, and Ron,sp decreases from 157 mΩ·cm2 to 55 mΩ·cm2. Compared with the PW SOI pLDMOS, the BP SOI pLDMOS also reduces the Ron,sp by 34% with almost the same BV.
Keywords:  silicon-on-insulator      p-channel LDMOS      p-buried layer      breakdown voltage  
Received:  09 August 2012      Revised:  05 January 2013      Accepted manuscript online: 
PACS:  73.40.Ty (Semiconductor-insulator-semiconductor structures)  
  73.90.+f (Other topics in electronic structure and electrical properties of surfaces, interfaces, thin films, and low-dimensional structures)  
  73.61.Ng (Insulators)  
Fund: Project supported by the National Natural Science Foundation of China (Grant No. 61176069), the State Key Laboratory Science Fund of Electronic Thin Films and Integrated Devices of China (Grant No. CXJJ201004), and the National Key Laboratory Science Fund of Analog Integrated Circuit, China (Grant No. 9140C090304110C0905).
Corresponding Authors:  Luo Xiao-Rong     E-mail:  xrluo@uestc.edu.cn

Cite this article: 

Zhou Kun (周坤), Luo Xiao-Rong (罗小蓉), Fan Yuan-Hang (范远航), Luo Yin-Chun (罗尹春), Hu Xia-Rong (胡夏融), Zhang Bo (张波) A low on-resistance buried current path SOI p-channel LDMOS compatible with n-channel LDMOS 2013 Chin. Phys. B 22 067306

[1] Zhou M J, De Bruycker A, Van Calster A, Wittters J and Schols G 1992 Electron. Lett. 28 1537
[2] Colak S, Singer B and Stupp E 1980 IEEE Electron Dev. Lett. 1 51
[3] Luo X R, Zhang B and Li Z J 2007 Solid-State Electron. 51 493
[4] Luo X R, Li Z J, Zhang B, Fu D P, Zhan Z, Chen K F, Hu S D, Zhang Z Y, Feng Z C and Yan B 2008 IEEE Electron Dev. Lett. 29 1395
[5] Luo X R, Zhang B and Li Z J 2007 IEEE Electron Dev. Lett. 28 422
[6] Luo X R, Wang Y G, Deng H and Udrea F 2010 Chin. Phys. B 19 077306
[7] Hu S D, Li Z J and Zhang B 2009 Chin. Phys. B 18 315
[8] Hu S D, Li Z J, Zhang B and Luo X R 2010 Chin. Phys. B 19 037303
[9] Palumbo V, Venturato M, Gallo M, Pozzobon F, Galbiati M P and Contiero C 2008 20th International Symposium on Power Semiconductor Devices and ICs, May 18-22, 2008, Oralando, FL, USA pp. 283-286
[10] Podgaynaya A, Rudolf R, Pogany D, Gornik E and Stecher M 2010 IEEE Electron Dev. Lett. 31 1440
[11] Jin S Z, Sdrulla D, Dahwen Tsang, Frey D and Krausse G 2008 38th European Solid-State Device Reference, September 15-19, Edingburgh, UK pp. 71-74
[12] Schwantes S, Graf M and Dudek V 2005 35th European Solid-State Device Research Conference, September 12-16, Grenoble, France, pp. 237-240
[13] Schwantes S, Florian T, Stephan T, Graf M and Dudek V 2005 IEEE Trans. Electron. Dev. 52 1649
[14] Lu D H, Mizushima T, Sumida H, Saito M and Nakazawa H 2009 21th International Symposium on Power Semiconductor Devices and ICs, Barcelona, Spain pp. 17-20
[15] Sang-Koo Chung and Seung-Youp Han 1998 IEEE Trans. Electron. Dev. 45 1374
[16] Kobayashi K, Yanagigawa H, Mori K, Yamanaka S and Fujiwara A 1998 10th International Symposium on Power Semiconductor Devices and ICs, Kyoto, Japan pp.141-144
[1] Design optimization of high breakdown voltage vertical GaN junction barrier Schottky diode with high-K/low-K compound dielectric structure
Kuiyuan Tian(田魁元), Yong Liu(刘勇), Jiangfeng Du(杜江锋), and Qi Yu(于奇). Chin. Phys. B, 2023, 32(1): 017306.
[2] A 4H-SiC trench MOSFET structure with wrap N-type pillar for low oxide field and enhanced switching performance
Pei Shen(沈培), Ying Wang(王颖), and Fei Cao(曹菲). Chin. Phys. B, 2022, 31(7): 078501.
[3] Fast-switching SOI-LIGBT with compound dielectric buried layer and assistant-depletion trench
Chunzao Wang(王春早), Baoxing Duan(段宝兴), Licheng Sun(孙李诚), and Yintang Yang(杨银堂). Chin. Phys. B, 2022, 31(4): 047304.
[4] Lateral β-Ga2O3 Schottky barrier diode fabricated on (-201) single crystal substrate and its temperature-dependent current-voltage characteristics
Pei-Pei Ma(马培培), Jun Zheng(郑军), Ya-Bao Zhang(张亚宝), Xiang-Quan Liu(刘香全), Zhi Liu(刘智), Yu-Hua Zuo(左玉华), Chun-Lai Xue(薛春来), and Bu-Wen Cheng(成步文). Chin. Phys. B, 2022, 31(4): 047302.
[5] Modeling of high permittivity insulator structure with interface charge by charge compensation
Zhi-Gang Wang(汪志刚), Yun-Feng Gong(龚云峰), and Zhuang Liu(刘壮). Chin. Phys. B, 2022, 31(2): 028501.
[6] Impact of STI indium implantation on reliability of gate oxide
Xiao-Liang Chen(陈晓亮), Tian Chen(陈天), Wei-Feng Sun(孙伟锋), Zhong-Jian Qian(钱忠健), Yu-Dai Li(李玉岱), and Xing-Cheng Jin(金兴成). Chin. Phys. B, 2022, 31(2): 028505.
[7] Terminal-optimized 700-V LDMOS with improved breakdown voltage and ESD robustness
Jie Xu(许杰), Nai-Long He(何乃龙), Hai-Lian Liang(梁海莲), Sen Zhang(张森), Yu-De Jiang(姜玉德), and Xiao-Feng Gu(顾晓峰). Chin. Phys. B, 2021, 30(6): 067303.
[8] Design and simulation of AlN-based vertical Schottky barrier diodes
Chun-Xu Su(苏春旭), Wei Wen(温暐), Wu-Xiong Fei(费武雄), Wei Mao(毛维), Jia-Jie Chen(陈佳杰), Wei-Hang Zhang(张苇杭), Sheng-Lei Zhao(赵胜雷), Jin-Cheng Zhang(张进成), and Yue Hao(郝跃). Chin. Phys. B, 2021, 30(6): 067305.
[9] A super-junction SOI-LDMOS with low resistance electron channel
Wei-Zhong Chen(陈伟中), Yuan-Xi Huang(黄元熙), Yao Huang(黄垚), Yi Huang(黄义), and Zheng-Sheng Han(韩郑生). Chin. Phys. B, 2021, 30(5): 057303.
[10] Improved 4H-SiC UMOSFET with super-junction shield region
Pei Shen(沈培), Ying Wang(王颖), Xing-Ji Li(李兴冀), Jian-Qun Yang(杨剑群), Cheng-Hao Yu(于成浩), and Fei Cao(曹菲). Chin. Phys. B, 2021, 30(5): 058502.
[11] Novel Si/SiC heterojunction lateral double-diffused metal-oxide semiconductor field-effect transistor with p-type buried layer breaking silicon limit
Baoxing Duan(段宝兴), Xin Huang(黄鑫), Haitao Song (宋海涛), Yandong Wang(王彦东), and Yintang Yang(杨银堂). Chin. Phys. B, 2021, 30(4): 048503.
[12] Novel fast-switching LIGBT with P-buried layer and partial SOI
Haoran Wang(王浩然), Baoxing Duan(段宝兴), Licheng Sun(孙李诚), and Yintang Yang(杨银堂). Chin. Phys. B, 2021, 30(2): 027302.
[13] Simulation study of high voltage GaN MISFETs with embedded PN junction
Xin-Xing Fei(费新星), Ying Wang(王颖), Xin Luo(罗昕), Cheng-Hao Yu(于成浩). Chin. Phys. B, 2020, 29(8): 080701.
[14] Variable-K double trenches SOI LDMOS with high-concentration P-pillar
Lijuan Wu(吴丽娟), Lin Zhu(朱琳), Xing Chen(陈星). Chin. Phys. B, 2020, 29(5): 057701.
[15] Numerical and analytical investigations for the SOI LDMOS with alternated high-k dielectric and step doped silicon pillars
Jia-Fei Yao(姚佳飞), Yu-Feng Guo(郭宇锋), Zhen-Yu Zhang(张振宇), Ke-Meng Yang(杨可萌), Mao-Lin Zhang(张茂林), Tian Xia(夏天). Chin. Phys. B, 2020, 29(3): 038503.
No Suggested Reading articles found!