Please wait a minute...
Chin. Phys. B, 2012, Vol. 21(8): 084210    DOI: 10.1088/1674-1056/21/8/084210
ELECTROMAGNETISM, OPTICS, ACOUSTICS, HEAT TRANSFER, CLASSICAL MECHANICS, AND FLUID DYNAMICS Prev   Next  

Chip design of a 5.8-GHz fractional-N frequency synthesizer with a tunable GmC loop filter

Huang Jhin-Fang (黄进芳)a, Liu Ron-Yi (刘荣宜)b, Lai Wen-Cheng (赖文政)a, Shin Chun-Wei (石钧纬)a, Hsu Chien-Ming (许剑铭 )a
a Department of Electronic Engineering, National Taiwan University of Science and Technology, Taipei 10672, Taiwan, China;
b Chunghwa Telecommunication Laboratory, Chunghwa Telecom. Co., Taoyuan 32617, Taiwan, China
Abstract  This paper proposes a novel Gm-C loop filter instead of a conventional passive loop filter used in phase-locked loop. The innovative advantage of the proposed architecture is tunable loop filter bandwidth and hence the process variations of passive elements of resistance R and capacitance C can be overcome and the chip area is greatly reduced. Furthermore the MASH 1-1-1 sigma-delta (Σ Δ) modulator is adopted for performing the fractional division number and hence improves the phase noise as well. Measured results show that the locked phase noise is -114.1 dBc/Hz with lower Gm-C bandwidth and -111.7 dBm/C with higher Gm-C bandwidth at 1 MHz offset from carrier of 5.68 GHz. Including pads and build-in Gm-C filter, the chip area of the proposed frequency synthesizer is 1.06 mm2. The output power is -8.69 dBm at 5.68 GHz and consumes 56 mW with off-chip buffer from 1.8-V supply voltage.
Keywords:  Gm-C loop filter      phase-locked loop      PLL      voltage-controlled oscillator (VCO)  
Received:  10 July 2011      Revised:  11 August 2011      Accepted manuscript online: 
PACS:  42.62.Fh  
  42.79.Ci (Filters, zone plates, and polarizers)  
Corresponding Authors:  Lai Wen-Cheng     E-mail:  eway1217@gmail.com

Cite this article: 

Huang Jhin-Fang (黄进芳), Liu Ron-Yi (刘荣宜), Lai Wen-Cheng (赖文政), Shin Chun-Wei (石钧纬), Hsu Chien-Ming (许剑铭 ) Chip design of a 5.8-GHz fractional-N frequency synthesizer with a tunable GmC loop filter 2012 Chin. Phys. B 21 084210

[1] Adrang H and Naeimi H M 2009 “A Type III Fast Locking Time PLL with Transconductor-C Structure” Proc. Midwest Symp. on Circuits and Systems August 2009 pp. 58-61
[2] Perrott M H, Pamarti S, Hoffman E, Lee F S, Mukherjee S, Lee C, Tsinker V, Perumal S, Soto B, Arumugam N and Garlepp B W 2010 “A Low-Area Switched-Resistor Loop-Filter Technique for Fractional-N Synthesizers Applied to an MEMS-Based Programmable Oscillator”, ISSCC 2010 Dig. Tech. Papers February 2010 pp. 244-245
[3] Chiu W H, Huang Y H and Lin T H 2009 IEEE Symp. VLSI Circ. pp. 128-129
[4] Riley T A, Copeland M and Kwasniewski T 1993 IEEE J. Solid-State Circ. 28 553
[5] Razavi B 1996 IEEE J. Solid-State Circ. 31 331
[6] Jang S L, Liu C C and Juang M H 2009 IEEE Microw. Wireless Compon. Lett. 19 233
[7] Lo T Y and Hung C C 2007 IEEE Tran. Circ. Sys. 54 713
[8] Vaucher S, Ferencic I, Locher M, Sedvallson S, Voegeli U and Wang Z 2000 IEEE J. Solid-State Circ. 35 1039
[9] Swaminathan A, Wang K J and Galton I 2007 IEEE J. Solid-State Circ. 42 2639
[10] Lin T H, Ti C L and Liu Y H 2009 IEEE Trans. Circ. Sys. I 56 877
[11] Woo K, Liu Y, Nam E and Ham D 2008 IEEE J. Solid-State Circ. 43 379
[1] An improved arctangent algorithm based on phase-locked loop for heterodyne detection system
Chun-Hui Yan(晏春回), Ting-Feng Wang(王挺峰), Yuan-Yang Li(李远洋), Tao Lv(吕韬), Shi-Song Wu(吴世松). Chin. Phys. B, 2019, 28(3): 030701.
[2] Hybrid phase-locked loop with fast locking time and low spur in a 0.18-μm CMOS process
Zhu Si-Heng (朱思衡), Si Li-Ming (司黎明), Guo Chao (郭超), Shi Jun-Yu (史君宇), Zhu Wei-Ren (朱卫仁). Chin. Phys. B, 2014, 23(7): 078401.
[3] Pump-induced carrier envelope offset frequency dynamics and stabilization of an Yb-doped fiber frequency comb
Zhao Jian (赵健), Li Wen-Xue (李文雪), Yang Kang-Wen (杨康文), Shen Xu-Ling (沈旭玲), Bai Dong-Bi (白东碧), Chen Xiu-Liang (陈修亮), Zeng He-Ping (曾和平). Chin. Phys. B, 2014, 23(12): 124206.
No Suggested Reading articles found!