Please wait a minute...
Chin. Phys. B, 2012, Vol. 21(6): 068503    DOI: 10.1088/1674-1056/21/6/068503
INTERDISCIPLINARY PHYSICS AND RELATED AREAS OF SCIENCE AND TECHNOLOGY Prev   Next  

A novel power UMOSFET with a variable K dielectric layer

Wang Ying(王颖), Lan Hao(兰昊), Cao Fei(曹菲), Liu Yun-Tao(刘云涛), and Shao Lei(邵雷)
College of Information and Communication Engineering, Harbin Engineering University, Harbin 150001, China
Abstract  A novel split-gate power UMOSFET with a variable K dielectric layer is proposed. This device shows a 36.2% reduction in the specific on-state resistance at a breakdown voltage of 115 V, as compared with the SGE-UMOS device. Numerical simulation results indicate that the proposed device features high performance with an improved figure of merit of Qg ? RON and BV2/RON, as compared with the previous power UMOSFET.
Keywords:  specific on-resistance      power UMOSFET      split gate      variable K dielectric layer  
Received:  24 October 2011      Revised:  11 November 2011      Accepted manuscript online: 
PACS:  85.30.Tv (Field effect devices)  
  85.30.De (Semiconductor-device characterization, design, and modeling)  
  85.30.-z (Semiconductor devices)  
Fund: Project supported by the National Natural Science Foundation of China (Grant No. 60906048), the Program for New Century Excellent Talents in University, China (Grant No. NCET-10-0052), and the Fundamental Research Funds for the Central Universities, China (Grant No. HEUCFT1008).
Corresponding Authors:  Wang Ying     E-mail:  wangying7711@yahoo.com

Cite this article: 

Wang Ying(王颖), Lan Hao(兰昊), Cao Fei(曹菲), Liu Yun-Tao(刘云涛), and Shao Lei(邵雷) A novel power UMOSFET with a variable K dielectric layer 2012 Chin. Phys. B 21 068503

[1] Hattori Y, Suzuki T, Kodama M, Hayashii E and Uesugi T 2001 Proc. 13rd Int. Symp. on Power Semiconductor Devices & ICs (ISPSD) Osaka, Japan p. 427
[2] Sapp S, Thorup P and Challa A 2005 Proc. 17th Int. Symp. on Power Semiconductor Devices & ICs (ISPSD) Santa Barbara, USA p. 187
[3] Wang C L and Sun J 2009 Chin. Phys. B 18 1231
[4] Wu L J, Hu S D, Luo X R, Zhang B and Li Z J 2011 Chin. Phys. B 20 107101
[5] Bi J S, Hai C H and Han Z S 2011 Acta Phys. Shin. 60 018501 (in Chinese)
[6] Chen X B (U.S. Patent) 5216275 1993
[7] Srikanth S and Karmalkar S 2008 IEEE Trans. Electron Dev. 55 3562
[8] Chen Y, Liang Y C and Samudra G S 2007 IEEE Trans. Power Electron. 22 1303
[9] Chen Y, Liang Y C and Samudra G S 2005 Jpn. J. Appl. Phys. 44 847
[10] Wang Y, Hu H F, Jiao W L and Cheng C 2010 IEEE Electron Dev. Lett. 31 338
[11] Kunz V D, Uchino T, de Groot C H, Ashburn P, Donaghy D C, Hall S, Wang Y and Hemment P L F 2003 IEEE Trans. Electron Dev. 50 1487
[12] Wang Y, Hu H F and Jiao W L 2010 IEEE Electron Dev. Lett. 31 1281
[13] Silvaco Int., Atlas User's Manual: Device Simulation Software, Santa Clara, CA, 2008
[14] Vershinin K, Moens P, Bauwens F, Narayanan E M S and Tack M 2009 IEEE Electron Dev. Lett. 30 416
[1] A 4H-SiC trench MOSFET structure with wrap N-type pillar for low oxide field and enhanced switching performance
Pei Shen(沈培), Ying Wang(王颖), and Fei Cao(曹菲). Chin. Phys. B, 2022, 31(7): 078501.
[2] Design and simulation of AlN-based vertical Schottky barrier diodes
Chun-Xu Su(苏春旭), Wei Wen(温暐), Wu-Xiong Fei(费武雄), Wei Mao(毛维), Jia-Jie Chen(陈佳杰), Wei-Hang Zhang(张苇杭), Sheng-Lei Zhao(赵胜雷), Jin-Cheng Zhang(张进成), and Yue Hao(郝跃). Chin. Phys. B, 2021, 30(6): 067305.
[3] Improved 4H-SiC UMOSFET with super-junction shield region
Pei Shen(沈培), Ying Wang(王颖), Xing-Ji Li(李兴冀), Jian-Qun Yang(杨剑群), Cheng-Hao Yu(于成浩), and Fei Cao(曹菲). Chin. Phys. B, 2021, 30(5): 058502.
[4] Novel Si/SiC heterojunction lateral double-diffused metal-oxide semiconductor field-effect transistor with p-type buried layer breaking silicon limit
Baoxing Duan(段宝兴), Xin Huang(黄鑫), Haitao Song (宋海涛), Yandong Wang(王彦东), and Yintang Yang(杨银堂). Chin. Phys. B, 2021, 30(4): 048503.
[5] Variable-K double trenches SOI LDMOS with high-concentration P-pillar
Lijuan Wu(吴丽娟), Lin Zhu(朱琳), Xing Chen(陈星). Chin. Phys. B, 2020, 29(5): 057701.
[6] Low specific on-resistance GaN-based vertical heterostructure field effect transistors with nonuniform doping superjunctions
Wei Mao(毛维), Hai-Yong Wang(王海永), Peng-Hao Shi(石朋毫), Xiao-Fei Wang(王晓飞), Ming Du(杜鸣), Xue-Feng Zheng(郑雪峰), Chong Wang(王冲), Xiao-Hua Ma(马晓华), Jin-Cheng Zhang(张进成), Yue Hao(郝跃). Chin. Phys. B, 2018, 27(4): 047305.
[7] Closed-form breakdown voltage/specific on-resistance model using charge superposition technique for vertical power double-diffused metal-oxide-semiconductor device with high-κ insulator
Xue Chen(陈雪), Zhi-Gang Wang(汪志刚), Xi Wang(王喜), James B Kuo. Chin. Phys. B, 2018, 27(4): 048502.
[8] Improvement of reverse blocking performance in vertical power MOSFETs with Schottky-drain-connected semisuperjunctions
Wei Mao(毛维), Hai-Yong Wang(王海永), Xiao-Fei Wang(王晓飞), Ming Du(杜鸣), Jin-Feng Zhang(张金风), Xue-Feng Zheng(郑雪峰), Chong Wang(王冲), Xiao-Hua Ma(马晓华), Jin-Cheng Zhang(张进成), Yue Hao(郝跃). Chin. Phys. B, 2017, 26(4): 047306.
[9] Novel high-K with low specific on-resistance high voltage lateral double-diffused MOSFET
Li-Juan Wu(吴丽娟), Zhong-Jie Zhang(章中杰), Yue Song(宋月), Hang Yang(杨航), Li-Min Hu(胡利民), Na Yuan(袁娜). Chin. Phys. B, 2017, 26(2): 027101.
[10] Ultra-low specific on-resistance high-voltage vertical double diffusion metal-oxide-semiconductor field-effect transistor with continuous electron accumulation layer
Da Ma(马达), Xiao-Rong Luo(罗小蓉), Jie Wei(魏杰), Qiao Tan(谭桥), Kun Zhou(周坤), Jun-Feng Wu(吴俊峰). Chin. Phys. B, 2016, 25(4): 048502.
[11] A uniform doping ultra-thin SOI LDMOS with accumulation-mode extended gate and back-side etching technology
Yan-Hui Zhang(张彦辉), Jie Wei(魏杰), Chao Yin(尹超), Qiao Tan(谭桥), Jian-Ping Liu(刘建平), Peng-Cheng Li(李鹏程), Xiao-Rong Luo(罗小蓉). Chin. Phys. B, 2016, 25(2): 027306.
[12] An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer
Li Peng-Cheng (李鹏程), Luo Xiao-Rong (罗小蓉), Luo Yin-Chun (罗尹春), Zhou Kun (周坤), Shi Xian-Long (石先龙), Zhang Yan-Hui (张彦辉), Lv Meng-Shan (吕孟山). Chin. Phys. B, 2015, 24(4): 047304.
[13] A low specific on-resistance SOI LDMOS with a novel junction field plate
Luo Yin-Chun (罗尹春), Luo Xiao-Rong (罗小蓉), Hu Gang-Yi (胡刚毅), Fan Yuan-Hang (范远航), Li Peng-Cheng (李鹏程), Wei Jie (魏杰), Tan Qiao (谭桥), Zhang Bo (张波). Chin. Phys. B, 2014, 23(7): 077306.
[14] A novel LDMOS with a junction field plate and a partial N-buried layer
Shi Xian-Long (石先龙), Luo Xiao-Rong (罗小蓉), Wei Jie (魏杰), Tan Qiao (谭桥), Liu Jian-Ping (刘建平), Xu Qing (徐青), Li Peng-Cheng (李鹏程), Tian Rui-Chao (田瑞超), Ma Da (马达). Chin. Phys. B, 2014, 23(12): 127303.
[15] A dual-gate and dielectric-inserted lateral trench insulated gate bipolar transistor on a silicon-on-insulator substrate
Fu Qiang (付强), Zhang Bo (张波), Luo Xiao-Rong (罗小蓉), Li Zhao-Ji (李肇基). Chin. Phys. B, 2013, 22(7): 077309.
No Suggested Reading articles found!