Please wait a minute...
Chin. Phys. B, 2013, Vol. 22(4): 048501    DOI: 10.1088/1674-1056/22/4/048501
INTERDISCIPLINARY PHYSICS AND RELATED AREAS OF SCIENCE AND TECHNOLOGY Prev   Next  

Dual-gate lateral double-diffused metal–oxide semiconductor with ultra-low specific on-resistance

Fan Jie (范杰), Wang Zhi-Gang (汪志刚), Zhang Bo (张波), Luo Xiao-Rong (罗小蓉)
State Key Laboratory of Electronic Thin Films and Integrated Devices, University of Electronic Science and Technology of China, Chengdu 610054, China
Abstract  A new high voltage trench lateral double-diffused metal-oxide semiconductor (LDMOS) with ultra-low specific on-resistance (Ron,sp) is proposed. The structure features dual gate (DG LDMOS): a planar gate and a trench gate inset in the oxide trench. Firstly, the dual gate can provide dual conduction channel and reduce Ron,sp dramatically. Secondly, the oxide trench in the drift region modulates the electric field distribution and reduces the cell pitch but still can maintain comparable breakdown voltage (BV). Simulation results show that the cell pitch of the DG LDMOS can be reduced by 50% in comparison with that of conventional LDMOS at the equivalent BV; Furthermore, Ron,sp of the DG LDMOS can be reduced by 67% due to the smaller cell pitch and the dual gate.
Keywords:  breakdown voltage      specific on-resistance      dual gate      oxide trench  
Received:  09 April 2012      Revised:  13 September 2012      Accepted manuscript online: 
PACS:  85.30.De (Semiconductor-device characterization, design, and modeling)  
  85.30.Tv (Field effect devices)  
  84.70.+p (High-current and high-voltage technology: power systems; power transmission lines and cables)  
Fund: Project supported by the National Natural Science Foundation of China (Grant No. 61176069), the National Key Laboratory of Analog Integrated Circuit, China (Grant No. 9140C090304110C0905), and the Innovation Foundation of the State Key Laboratory of Electronic Thin Films and Integrated Devices, China (Grant No. CXJJ201004).
Corresponding Authors:  Fan Jie     E-mail:  fan576@163.com

Cite this article: 

Fan Jie (范杰), Wang Zhi-Gang (汪志刚), Zhang Bo (张波), Luo Xiao-Rong (罗小蓉) Dual-gate lateral double-diffused metal–oxide semiconductor with ultra-low specific on-resistance 2013 Chin. Phys. B 22 048501

[1] Hu S D, Zhang B, Li Z J and Luo X R 2010 Chin. Phys. B 19 037303
[2] Luo X R, Wang Y G, Deng H and Florin U 2010 Chin. Phys. B 19 077306
[3] Li Q, Zhu J L, Wang W D and Wei X M 2011 Chin. Phys. B 20 117202
[4] Wang Y G, Luo X R, Ge R, Wu L J, Chen X, Yao G L, Lei T F, Wang Q, Fan J and Luo X R 2011 Chin. Phys. B 20 077304
[5] Hu S D, Wu L J, Zhou J L, Gan P, Zhang B and Li Z J 2012 Chin. Phys. B 21 027101
[6] Zhang B, Li Z J, Hu S D and Luo X R 2009 IEEE Trans. Electron. Dev. 56 2327
[7] Fujishima N, Andre C and Salama T 1997 Proc. IEDM 359
[8] Ko K Y, Park I Y, Choi Y K, Yoon C J, Moon J H, Park K M, Lim H C, Park S Y, Kim N J, Yoo K D and Hutter L N 2010 Proc. IEEE ISPSD 71
[9] Wang Y, Hu H F and Jiao W L 2010 IEEE Electron. Dev. Lett. 31 1281
[10] Ren M, Li Z H, Liu X L, Xie J X, Deng G M and Zhang B 2011 Chin. Phys. B 20 128501
[11] Wang C L and Sun J 2009 Chin. Phys. B 18 1231
[12] Khan T, Khemka V, Zhu R H, Huang W X, Cheng X, Hui P, Ger M L, Grote B and Rodriquez P 2009 Proc. IEEE ISPSD 13
[13] Erlbacher T, Bauer A J and Frey L 2010 IEEE Electron. Dev. Lett. 31 464
[14] Erlbacher T, Rattmann G, Bauer A J and Frey L 2010 Proc. IEEE ISPSD 181
[15] Lu D H, Fujishima N, Sugi A, Sugimoto M, Matsunaga S, Sawada M, Iwaya M and Takagiwa K 2005 Proc. IEEE ISPSD 355
[16] Lu D H, Jimbo S and Fujishima N 2005 Proc. IEDM 381
[17] Sawada M, Sugi A, Iwaya M, Takagiwa K, Matsunaga S, Kajiwara S, Mochizuki K and Fujishima N 2004 Proc. IEEE ISPSD 173
[18] Ye H and Haldar P 2008 IEEE Trans. Electron. Dev. 55 2246
[1] Design optimization of high breakdown voltage vertical GaN junction barrier Schottky diode with high-K/low-K compound dielectric structure
Kuiyuan Tian(田魁元), Yong Liu(刘勇), Jiangfeng Du(杜江锋), and Qi Yu(于奇). Chin. Phys. B, 2023, 32(1): 017306.
[2] A 4H-SiC trench MOSFET structure with wrap N-type pillar for low oxide field and enhanced switching performance
Pei Shen(沈培), Ying Wang(王颖), and Fei Cao(曹菲). Chin. Phys. B, 2022, 31(7): 078501.
[3] Lateral β-Ga2O3 Schottky barrier diode fabricated on (-201) single crystal substrate and its temperature-dependent current-voltage characteristics
Pei-Pei Ma(马培培), Jun Zheng(郑军), Ya-Bao Zhang(张亚宝), Xiang-Quan Liu(刘香全), Zhi Liu(刘智), Yu-Hua Zuo(左玉华), Chun-Lai Xue(薛春来), and Bu-Wen Cheng(成步文). Chin. Phys. B, 2022, 31(4): 047302.
[4] Fast-switching SOI-LIGBT with compound dielectric buried layer and assistant-depletion trench
Chunzao Wang(王春早), Baoxing Duan(段宝兴), Licheng Sun(孙李诚), and Yintang Yang(杨银堂). Chin. Phys. B, 2022, 31(4): 047304.
[5] Modeling of high permittivity insulator structure with interface charge by charge compensation
Zhi-Gang Wang(汪志刚), Yun-Feng Gong(龚云峰), and Zhuang Liu(刘壮). Chin. Phys. B, 2022, 31(2): 028501.
[6] Terminal-optimized 700-V LDMOS with improved breakdown voltage and ESD robustness
Jie Xu(许杰), Nai-Long He(何乃龙), Hai-Lian Liang(梁海莲), Sen Zhang(张森), Yu-De Jiang(姜玉德), and Xiao-Feng Gu(顾晓峰). Chin. Phys. B, 2021, 30(6): 067303.
[7] Design and simulation of AlN-based vertical Schottky barrier diodes
Chun-Xu Su(苏春旭), Wei Wen(温暐), Wu-Xiong Fei(费武雄), Wei Mao(毛维), Jia-Jie Chen(陈佳杰), Wei-Hang Zhang(张苇杭), Sheng-Lei Zhao(赵胜雷), Jin-Cheng Zhang(张进成), and Yue Hao(郝跃). Chin. Phys. B, 2021, 30(6): 067305.
[8] A super-junction SOI-LDMOS with low resistance electron channel
Wei-Zhong Chen(陈伟中), Yuan-Xi Huang(黄元熙), Yao Huang(黄垚), Yi Huang(黄义), and Zheng-Sheng Han(韩郑生). Chin. Phys. B, 2021, 30(5): 057303.
[9] Improved 4H-SiC UMOSFET with super-junction shield region
Pei Shen(沈培), Ying Wang(王颖), Xing-Ji Li(李兴冀), Jian-Qun Yang(杨剑群), Cheng-Hao Yu(于成浩), and Fei Cao(曹菲). Chin. Phys. B, 2021, 30(5): 058502.
[10] Novel Si/SiC heterojunction lateral double-diffused metal-oxide semiconductor field-effect transistor with p-type buried layer breaking silicon limit
Baoxing Duan(段宝兴), Xin Huang(黄鑫), Haitao Song (宋海涛), Yandong Wang(王彦东), and Yintang Yang(杨银堂). Chin. Phys. B, 2021, 30(4): 048503.
[11] Novel fast-switching LIGBT with P-buried layer and partial SOI
Haoran Wang(王浩然), Baoxing Duan(段宝兴), Licheng Sun(孙李诚), and Yintang Yang(杨银堂). Chin. Phys. B, 2021, 30(2): 027302.
[12] Simulation study of high voltage GaN MISFETs with embedded PN junction
Xin-Xing Fei(费新星), Ying Wang(王颖), Xin Luo(罗昕), Cheng-Hao Yu(于成浩). Chin. Phys. B, 2020, 29(8): 080701.
[13] Variable-K double trenches SOI LDMOS with high-concentration P-pillar
Lijuan Wu(吴丽娟), Lin Zhu(朱琳), Xing Chen(陈星). Chin. Phys. B, 2020, 29(5): 057701.
[14] Numerical and analytical investigations for the SOI LDMOS with alternated high-k dielectric and step doped silicon pillars
Jia-Fei Yao(姚佳飞), Yu-Feng Guo(郭宇锋), Zhen-Yu Zhang(张振宇), Ke-Meng Yang(杨可萌), Mao-Lin Zhang(张茂林), Tian Xia(夏天). Chin. Phys. B, 2020, 29(3): 038503.
[15] Breakdown voltage enhancement in GaN channel and AlGaN channel HEMTs using large gate metal height
Zhong-Xu Wang(王中旭), Lin Du(杜林), Jun-Wei Liu(刘俊伟), Ying Wang(王颖), Yun Jiang(江芸), Si-Wei Ji(季思蔚), Shi-Wei Dong(董士伟), Wei-Wei Chen(陈伟伟), Xiao-Hong Tan(谭骁洪), Jin-Long Li(李金龙), Xiao-Jun Li(李小军), Sheng-Lei Zhao(赵胜雷), Jin-Cheng Zhang(张进成), Yue Hao(郝跃). Chin. Phys. B, 2020, 29(2): 027301.
No Suggested Reading articles found!